# CDP1804, CDP1804C Types Objective Data ## **COSMAC Microcomputer** #### Features: - Typical instruction fetch-execute time of 2.5 or 3.75 μs at V<sub>DD</sub> = 5 V - Static CMOS circuitry no minimum clock frequency - Single voltage supply - High noise immunity, wide operating voltage range - Low power - Operating temperature range: -55 to +125°C (CDP1804D, CDP1804CD) -40 to +85°C (CDP1804E, CDP1804CE) - 8-Bit parallel organization - Pinout same as CDP1802 except for VCC terminal - Contains ROM, RAM, I/O, and Timer/ Counter - Expandable in memory and I/O - On-chip oscillator controlled by crystal or RC network; single phase clock - Upwards software compatible with CDP1802 - 113 easy-to-use instructions - 16 x 16 matrix of registers for use as multiple program counters, data pointers or data registers - Test mode allows prototyping with external memory The RCA-CDP1804 and CDP1804C are LSI CMOS 8-bit register-oriented microcomputers designed for use in a wide variety of general-purpose computing and control applications. They can provide an effective cost and minimum chip-count solution for many low-level applications. The CDP1804 contains a 2048-byte maskprogrammable ROM, 64 bytes of executable RAM, and an 8-bit presettable down-counter with a conditional ÷ 32 prescaler, in addition to the standard architecture of the CDP1802 microprocessor. This includes a bank of 16 registers of 16 bits each that can be used as multiple program counters, pointers to data in memory, or as data storage registers and a complement of Input/Output lines including 3 "N-bit" selection lines, four flag-input lines, one serial-output line and the DMA and Interrupt Request inputs. Upwards software compatibility is maintained since CDP1804 contains the entire instruction set of the CDP1802 plus 22 added instructions. The terminal arrangements of the two devices are identical except that the VCC terminal is eliminated, and an External Memory Select (EMS) terminal is substituted. This output is at a low level whenever external memory is being addressed, allowing simple add-on external memory expansion. The starting address for the internal ROM is programmable in increments of 2K bytes. The starting address for the RAM is programmable in in- TERMINAL ASSIGNMENT crements of 64 bytes. The CDP1804 performs the same functions as the CDP1802, except that the Load Mode of the CDP1802 is replaced with a Test Mode in the CDP1804. The Test Mode disables both internal ROM and RAM, and enables external memory. The new instructions are all 3 or more-cycle instructions. Timing for the CDP1804 is the same as the CDP1802, except 4.5 clock pulses are provided for memory access, Q changes 1/2 cycle earlier during SEQ and REQ instructions, and flag lines are sampled at the end of the SO machine cycle. The counter/timer generates an interrupt at count '0' and then is automatically reinitialized. It has several modes of operation, all under software control: - Event counter counter decremented by EF1 or EF2. - Timer counter decremented by TPA divided by 32. - Pulse duration measurements TPA clocks to counter are gated by EF1 or EF2 lines. The CDP1804 and CDP1804C are functionally identical. They differ in that the CDP1804 has an operating voltage range of 4 to 10.5 volts and the CDP1804C has an operating voltage range of 4 to 6.5 volts. Both are supplied in 40-lead hermetic dualin-line ceramic packages (D suffix) and in 40-lead dual-in-line plastic packages (E suffix). #### MAXIMUM RATINGS, Absolute-Maximum Values: | DC SUPPLY-VOLTAGE RANGE, (V <sub>DD</sub> ) (Voltage referenced to V <sub>SS</sub> Terminal) | |----------------------------------------------------------------------------------------------------| | CDP1804 | | CDP1804C | | INPUT VOLTAGE RANGE, ALL INPUTS | | DC INPUT CURRENT, ANY ONE INPUT | | POWER DISSIPATION PER PACKAGE (PD): | | For T <sub>A</sub> = -40 to +60°C (PACKAGE TYPE E) | | For TA = +60 to +85 C (PACKAGE TYPE E) Derate Linearly at 12 mW/ C to 200 mW | | For T <sub>A</sub> = -55 to +100 C (PACKAGE TYPE D) | | For $\overrightarrow{T_A}$ = +100 to +125°C (PACKAGE TYPE D) Derate Linearly at 12 mW/°C to 200 mW | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) | | OPERATING-TEMPERATURE RANGE (TA): | | PACKAGE TYPE D | | PACKAGE TYPE E | | STORAGE TEMPERATURE RANGE (T <sub>stg</sub> ) | | LEAD TEMPERATURE (DURING SOLDERING): | | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79 mm) from case for 10 s max +265 $^{\circ}$ C | ### OPERATING CONDITIONS at $T_A = -40 \text{ to } +85^{\circ}\text{C}$ For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | | CONE | DITIONS | LIMITS <sup>1</sup> | | | | | | |------------------------------------------|-------|-----------------|---------------------|------|------------------------|------|----------|--| | CHARACTERISTIC | fCL | V <sub>DD</sub> | 4 | | CDP1804CD<br>CDP1804CE | | UNITS | | | | (MHz) | (V) | Min. | Max. | Min. | Max. | | | | Supply-Voltage Range | _ | _ | 4 | 10.5 | 4 | 6.5 | V | | | Input Voltage Range | | | Vss | VDD | ٧ss | VDD | V | | | Clock Input Rise or Fall Time, | _ | 4 — 6.5 | _ | 1 | _ | 1 | μs | | | t <sub>r</sub> CL, t <sub>f</sub> CL | _ | 4 – 10.5 | | 1 | _ | _ | | | | Instruction Time <sup>2</sup> | 4 | 5 | 4 | | 4 | | μs | | | | 8 | 10 | 2 | | _ | | | | | DMA Transfer Rate | _ | 5 | _ | 2 | _ | 2 | M Bytes/ | | | | | 10 | _ | 4 | _ | | sec | | | Clock Input Frequency, f <sub>CL</sub> 3 | | 5 | DC | 4 | DC | 4 | MHz | | | Clock Librar Ledgelick, ICTo | _ | 10 | DC | 8 | | _ | ] | | #### NOTES - 1. Typical values for Instruction Time. - 2. Equals 2 machine cycles one Fetch and one Execute operation for all instructions except Long Branch, Long Skip, NOP, and "68" family instructions, which are more than two cycles. - 3. Load Capacitance (C<sub>L</sub>) = 50 pF. #### DYNAMIC POWER DISSIPATION at TA=25°C ALL TYPES 8 mW Typ. at $V_{DD} = 5 \text{ V}$ , $f_{CL} = 4 \text{ MHz}$ CDP1804D, CDP1804E 80 mW Typ. at $V_{DD}$ = 10 V, $f_{CL}$ = 8 MHz #### **DATA RETENTION VOLTAGE** ALL TYPES 2 V Min. at T<sub>A</sub> = 25°C 2.5 V Min. at T<sub>A</sub> = -40 to +85°C STATIC ELECTRICAL CHARACTERISTICS at $T_A = -40$ to $+85^{\circ}$ C, Except as noted | | CON | DITIO | NS . | | | LIMITS | | | | U | |----------------------------------------------------------|---------|-------|-------------------|-------|--------------------|--------------|-------|--------------------|------|-------------| | CHARAC-<br>TERISTIC | ٧o | VIN | V <sub>DD</sub> . | | DP18040<br>DP18046 | | | DP18040<br>DP18040 | | N<br>I<br>T | | | (v) | (V) | (V) | Min. | Typ.* | Max. | Min. | Typ.* | Max. | s | | Quiescent Device | | 0,5 | 5 | | 10 | | | 10 | | μА | | Current, I | - | 0,10 | 10 | | 100 | | | | | μ. | | Output Low Drive (Sink) Current, | 0.4 | 0,5 | 5 | 1.68 | 4 | - | 1.68 | 4 | - | | | OL<br>(Except XTAL) | 0.5 | 0,10 | 10 | 4.4 | 10.4 | _ | _ | | | mΑ | | XTAL Output | 0.4 | 5 | 5 | 76 | 170 | | 76 | 170 | | μΑ | | Output High Drive<br>(Source) Current<br><sup>I</sup> OH | 4.6 | 0,5 | 5 | -1.68 | -4 | | -1.68 | -4 | | | | (Except XTAL) | 9.5 | 0,10 | 10 | -4.4 | -10.4 | _ | - | | | mΑ | | XTAL Output | 4.6 | 0 | 5 | -38 | -85 | <del>-</del> | -38 | -85 | - | μΑ | | Output Voltage | _ | 0,5 | 5 | | 0 | 0.05 | _ | 0 | 0.05 | | | Low-Level<br>VOL | _ | 0,10 | 10 | | 0 | 0.05 | _ | | _ | V | | Output Voltage | _ | 0,5 | 5 | 4.95 | 5 | _ | 4.95 | 5 | _ | • | | High Level,<br>VOH | | 0,10 | 10 | 9.95 | 10 | | _ | - | - | | | Input Low Volt- | 0.5,4.5 | | 5 | _ | _ | 1.5 | | | 1.5 | | | age VIL | 1,9 | | 10 | _ | - | 3 | | _ | | V | | Input High Volt- | 0.5,4.5 | | 5 | 3.5 | | | 3.5 | _ | | 1 | | age V <sub>IH</sub> | 1,9 | _ | 10 | 7 | _ | _ | | | | | | Input Leakage<br>Current I <sub>IN</sub> | Any | 0,5 | 5 | _ | ±0.1 | ±1 | | ±0.1 | ±1 | μΑ | | | Input | 0,10 | 10 | _ | ±0.1 | ±1 | | | | | | 3-State Output<br>Leakage Current | 0,5 | 0,5 | 5 | - | ±0.2 | ±2 | _ | ±0.2 | ±2 | μА | | OUT | 0,10 | 0,10 | 10 | | ±0.2 | ±2 | _ | _ | _ | <u> </u> | <sup>\*</sup> Typical values are for TA = 25°C. #### ARCHITECTURE The CDP1804 block diagram is shown in Fig. 2. The principal feature of this system is a register array (R) consisting of sixteen 16-bit scratchpad registers. Individual registers in the array (R) are designated (selected) by a 4-bit binary code from one of the 4-bit registers labeled N, P, and X. The contents of any register can be directed to any one of the following three paths: - the external memory (multiplexed, higher-order byte first, on to 8 memory address lines); - the D register (either of the two bytes can be gated to D); - the increment/decrement circuit where it is increased or decreased by one and stored back in the selected 16-bit register. The three paths, depending on the nature of the instruction, may operate independently or in various combinations in the same machine cycle. With few exceptions, COSMAC instructions consist of two 8-clock-pulse machine cycles. The first cycle is the fetch cycle, and the second—and more if necessary—are execute cycles. During the fetch cycle the four bits in the P designator select one of the 16 registers R(P) as the current program counter. The selected register R(P) contains the address of the memory location from which the instruction is to be fetched. When the instruction is read out from the memory, the higher-order 4 bits of the instruction byte are loaded into the I register and the lower-order 4 bits into the N register. The content of the program counter is automatically incremented by one Fig. 1 - Timing waveforms. so that R(P) is now "pointing" to the next byte in the memory. The X designator selects one of the 16 registers R(X) to "point" to the memory for an operand (or data) in certain ALU or I/O operations. The N designator can perform the following five functions depending on the type of instruction fetched: designate one of the 16 registers in R to be acted upon during register operations; - indicate to the I/O devices a command code or device-selection code for peripherals; - 3. indicate the specific operation to be executed during the ALU instructions, types of tests to be performed during the Branch instructions, or the specific operation required in a class of miscellaneous instructions (70-73 and 78-78). - indicate the value to be loaded into P to designate a new register to be used as the program counter R(P); Fig. 2 - Block diagram for CDP1804. indicate the value to be loaded into X to designate a new register to be used as data pointer R(X). The registers in R can be assigned by a programmer in three different ways: as program counters, as data pointers, or as scratchpad locations (data registers) to hold two bytes of data. #### **Program Counters** Any register can be the main program counter; the address of the selected register is held in the P designator. Other registers in R can be used as subroutine program counters. By a single instruction the contents of the P register can be changed to effect a "call" to a subroutine. When interrupts are being serviced, register R(1) is used as the program counter for the user's interrupt servicing routine. After reset, and during a DMA operation, R (0) is used as the program counter. At all other times the register designated as program counter is at the discretion of the user. #### **Data Pointers** The registers in R. may be used as data pointers to indicate a location in memory. The register designated by X (i.e., R(X)) points to memory for the following instructions (see Table I): - 1. ALU operations F1-F5, F7, 74, 75, 77, - 2. output instructions 61 through 67; - 3. input instructions 69 through 6F; - 4. certain miscellaneous instructions—70-73, 78, 60, F0. The register designated by N (i.e., R(N)) points to memory for the "load D from memory" instructions ON and 4N and the "Store D" instruction 5N. The register designated by P (i.e., the program counter) is used as the data pointer for ALU instructions F8-FD, FF, 7C, 7D, 7F. During these instruction executions, the operation is referred to as "data immediate". Another important use of R as a data pointer supports the built-in Direct-Memory-Access (DMA) function. When a DMA-In or DMA-Out request is received, one machine cycle is "stolen". This operation occurs at the end of the execute machine cycle in the current instruction. Register R(0) is always used as the data pointer during the DMA operation. The data is read from (DMA-Out) or written into (DMA-In) the memory location pointed to by the R(0) register. At the end of the transfer, R(0) is incremented by one so that the processor is ready to act upon the next DMA byte transfer request. This feature in the COSMAC architecture saves a substantial amount of logic when fast exchanges of blocks of data are required, such as with magnetic discs or during CRT-display-refresh cycles. #### Data Registers When registers in R are used to store bytes of data, four instructions are provided which allow D to receive from or write into either the higher-order- or lower-order-byte portions of the register designated by N. By this mechanism (together with loading by data immediate) program pointer and data pointer designations are initialized. Also, this technique allows scratchpad registers in R to be used to hold general data. By employing increment or decrement instructions, such registers may be used as loop counters. and the interrupt is allowed by the program (again, nothing takes place until the completion of the current instruction), the contents of the X and P registers are stored in the temporary register T, and X and P are set to new values; hex digit 2 in X and hex digit 1 in P. Interrupt enable is automatically de- #### **COSMAC Register Summary** | D | 8 Bits | Data Register (Accumulator) | |----|---------|-------------------------------------------------| | DF | 1 Bit | Data Flag (ALU Carry) | | R | 16 Bits | 1 of 16 Scratchpad Registers | | Р | 4 Bits | Designates which register is<br>Program Counter | | X | 4 Bits | Designates which register is<br>Data Pointer | | N | 4 Bits | Holds Low-Order Instr. Digit | |----|--------|--------------------------------------------------| | | 4 Bits | Holds High-Order Instr. Digit | | Т | 8 Bits | Holds old X, Pafter Interrupt (X is high nybble) | | ΙE | 1 Bit | Interrupt Enable | | a | 1 Bit | Output Flip Flop | #### The Q Flip Flop An internal flip flop, Q, can be set or reset by instruction and can be sensed by conditional branch instructions. It can also be driven by the output of the counter. The output of Q is also available as a microprocessor output. #### Interrupt Servicing Register R(1) is always used as the program counter whenever interrupt servicing is ini- tiated. When an interrupt request occurs activated to inhibit further interruptions. The user's interrupt routine is now in control; the contents of T may be saved by means of a single instruction (78) in the memory location pointed to by R (X). At the conclusion of the interrupt, the user's routine may restore the pre-interrupted value of X and P with a single instruction (70 or 71). The interrupt-enable flip-flop can be activated to permit further interrupts or can be disabled to prevent them. Fig. 3 - CDP1804 interrupt logic control diagram. Interrupts can be generated either externally through the Interrupt input, or internally via the counter on the transition from count (01)<sub>16</sub> to its next value. Short branch instructions on Counter Interrupt and External Interrupt provide a means of identifying the source of the interrupt. The branch will be taken if an interrupt request is pending, regardless of the state of the interrupt enable flip-flop. The counter interrupt request flip-flop will be reset if its branch is taken. Interrupt logic control is shown in Fig. 3. #### **Counter and Controls** This logic consists of a presettable 8-bit down-counter (Module N type), and a conditional divide-by 32 prescaler. After counting down to (01)<sub>16</sub> the counter returns to its initial value at the next count and sets the timer/counter interrupt. It will continue decrementing on subsequent counts. If the counter is preset to (00)<sub>16</sub> a full 256 counts will occur. During a load instruction to the counter, the counter and its buffer register are loaded, the prescaler reset, the mode reset and any previous interrupts cleared. Read operations do not affect the counter. The counter has the following five programmable modes: - Event counter 1: input to counter is connected to the EF1 terminal. The high-to-low transition decrements the counter. - Event counter 2: Input to counter is connected to the EF2 terminal. The high-to-low transition decrements the counter. - Timer: Input to counter is from the divide-by-32 prescaler clocked by TPA. The prescaler is decremented on the low-to-high transition of TPA. - 4. Pulse duration measurement 1: Input to counter connected to TPA. Each low-to-high transition of TPA decrements the counter if the input signal at EF1 terminal is low. On the transition of this signal to the positive state, the count is stopped, the mode is cleared, and the interrupt request latched. If the counter decrements to "one" while the input is low, interrupt will also be set, but the counter will continue. - Pulse duration measurement 2: Input to counter connected to TPA. Each lowto-high transition of TPA decrements the counter if the input signal at EF2 terminal is low. On the trans- ### CDP1804, CDP1804C Types ition of this signal to the positive state, the count is stopped, the mode is cleared, and the interrupt request latched. If the counter decrements to "one" while the input is low, interrupt will also be set, but the counter will continue Those modes which use EF1 and EF2 terminals as inputs do not exclude testing these flags for branch instructions. The stop counter (STPC) command clears the counter mode and stops counting. In addition to the five programmable modes, the decrement counter instruction (DTC) enables the user to count in software. In order to avoid conflict with counting done in the event counter mode, the instruction should be used only after the mode has been cleared by a stop counter instruction. The toggle $\Omega$ enable command connects the $\Omega$ -line flip-flop to the output of the counter, such that each time the counter decrements from 01 to its next value, the $\Omega$ line changes state. This action is independent of the counter mode and the Interrupt Enable flip-flops. #### Memory The locations of ROM and RAM in the CDP1804 are determined by AND-gate decoders which decode the upper memory addresses and are programmable at the time of ROM pattern masking. The logical values of the decoder inputs are selectable as 1 (positive), 0 (negative), or X (don't care). A 5-bit decoder is used for the ROM selection, so the ROM can be placed at one or more 2K blocks in memory. Similarly, the RAM has a 10-bit decoder and can be selected at one or more of the 1024, 64-byte spaces within the 65,536 locations of memory. If the RAM is located within the ROM space, the RAM will be enabled at the locations where both are mapped. An External Memory Select output (EMS) is provided for memory expansion. This output is low whenever the external memory is being addressed, i.e. during a memory reference machine cycle in which the address does not correspond to internal ROM or RAM. Both internal ROM and RAM are disabled when the Test Mode is activated (CLEAR = WAIT = low) forcing all instructions to be fetched and executed from external memory. In this case, EMS is low for any internal or external memory reference machine cycle. EMS is low only when an external memory reference operation is in progress, and the addresses are stable. #### **INSTRUCTION SET** The CDP1804 instruction summary is given in Table I. Hexadecimal notation is used to refer to the 4-bit binary codes. In all registers bits are numbered from the least significant bit (LSB) to the most significant bit (MSB) starting with 0. R(W): Register designated by W, where W=N or X, or P R(W).0: Lower-order byte of R(W) R(W).1: Higher-order byte of R(W) Operation Notation M(R(N)) +D; $R(N) + 1 \rightarrow R(N)$ This notation means: The memory byte pointed to by R(N) is loaded into D, and R(N) is incremented by 1. TABLE I - INSTRUCTION SUMMARY (For Notes, see page 12) | (For Notes, see page 12) | | | | | | | | |--------------------------|-----------|-------------|---------------------------------------------------|--|--|--|--| | INSTRUCTION | MNEMONIC | OP<br>CODE | OPERATION | | | | | | MEMORY REFERENCE | | | | | | | | | LOAD VIA N | LDN | ON | M(R(N))+D; FOR N NOT 0 | | | | | | LOAD ADVANCE | LDA | 4N | $M(R(N)) \cdot D; R(N) +1 \rightarrow R(N)$ | | | | | | LOAD VIA X | LDX | F0 | $M(R(X)) \cdot D$ | | | | | | LOAD VIA X AND ADVANCE | LDXA | 72 | $M(R(X)) \cdot D$ ; $R(X) + 1 \rightarrow R(X)$ | | | | | | LOAD IMMEDIATE | LDI | F8 | $M(R(P)) \cdot D$ ; $R(P) + 1 \rightarrow R(P)$ | | | | | | STORE VIA N | STR | 5N | D·M(R(N)) | | | | | | STORE VIA X AND | STXD | 73 | $D \cdot M(R(X)); R(X) = 1 \rightarrow R(X)$ | | | | | | DECREMENT | JULAN | ,3 | | | | | | | REGISTER OPERATIONS | <u> </u> | L | | | | | | | INCREMENT REG N | INC | 1N | $R(N) +1 \rightarrow R(N)$ | | | | | | DECREMENT REG N | DEC | 2N | $R(N) = 1 \rightarrow R(N)$ | | | | | | INCREMENT REG X | IRX | 60 | $R(X) + 1 \rightarrow R(X)$ | | | | | | GET LOW REG N | GLO | 8N | R(N).0+D | | | | | | PUT LOW REG N | PLO | AN | D-R(N).0 | | | | | | | GHI | 9N | R(N).1-D | | | | | | GET HIGH REG N | PHI | BN | D-R(N).1 | | | | | | PUT HIGH REG N | [ FNI | DIV | D-IR(IV).1 | | | | | | LOGIC OPERATIONS ** | OR | F1 | M(R(X)) OR D-D | | | | | | OR IMMEDIATE | ORI | F9 | M(R(P)) OR D→D: | | | | | | ON MINICOTATE | 0,, | . 0 | R(P) +1→R(P) | | | | | | EXCLUSIVE OR | XOR | F3 | M(R(X)) XOR D→D | | | | | | EXCLUSIVE OR IMMEDIATE | XRI | FB | M(R(P)) XOR D→D; | | | | | | EXCEOSIVE ON TWINEDIATE | XIII | , 5 | R(P) +1→R(P) | | | | | | AND | AND | F2 | M(R(X)) AND D→D | | | | | | AND IMMEDIATE | ANI | FA | $M(R(X))$ AND D $\rightarrow$ D: | | | | | | AND INWEDIATE | AINI | 1.7 | R(P) +1→R(P) | | | | | | SHIFT RIGHT | SHR | F6 | SHIFT D RIGHT, LSB(D)→DF, | | | | | | SHIFT NIGHT | 31111 | 10 | 0→MSB(D) | | | | | | SHIFT RIGHT WITH | SHRC ) | 76♦ | SHIFT D RIGHT, LSB(D)→DF, | | | | | | CARRY | ) (),,,,, | 704 | DF→MSB(D) | | | | | | RING SHIFT RIGHT | RSHR ) | | DI AMSB(B) | | | | | | SHIFT LEFT | SHL | FE | SHIFT D LEFT, MSB(D)→DF. | | | | | | J. 11 CE 1 | OI I L | , | 0→LSB(D) | | | | | | SHIFT LEFT WITH | SHLC ) | 7E <b>♦</b> | SHIFT D LEFT, MSB(D)→DF, | | | | | | CARRY | ] 31123 } | <i>,</i> ₹ | DF→LSB(D) | | | | | | RING SHIFT LEFT | RSHL ) | | 5. 255(5) | | | | | | REGISTER LOAD VIA X AND | RLXA | 686N | $M(R(X))\rightarrow R(N).1; M(R(X)+1)\rightarrow$ | | | | | | ADVANCE | | | R(N).0; R(X) +2→R(X) | | | | | | REGISTER LOAD IMMEDIATE | RLDI | 68CN | $M(R(P))\rightarrow R(N).1; M(R(P)+1)\rightarrow$ | | | | | | | | | R(N).0; R(P) +2→R(P) | | | | | | REGISTER STORE VIA X AND | RSXD | 68AN | $R(N).0\rightarrow M(R(X)); R(N).1\rightarrow$ | | | | | | DECREMENT | | • | $M(R(X)-1); R(X) = 2 \rightarrow R(X)$ | | | | | | REGISTER N TO REGISTER X | RNX | 68BN | $R(N) \rightarrow R(X)$ | | | | | | COPY | | | | | | | | | | L | | 1 | | | | | TABLE I - INSTRUCTION SUMMARY (CONT'D) | INSTRUCTION | MNEMONI | | OP | OPERATION | |------------------------------------|-----------------------------------------|-----|-----------------|------------------------------------------------------------------------------------------| | | · · · · · · · · · · · · · · · · · · · | | | | | ARITHMETIC OPERATIONS | | | - <u>-</u> | | | ADD | ADD | - | F4 | M(R(X)) +D+DF, D | | ADD IMMEDIATE | ADI | 1 | FC | M(R(P)) +D+DF,D; R(P)+1→R(P) | | ADD WITH CARRY | ADC | | 74 | M(R(X)) +D +DF+DF, D | | ADD WITH CARRY, | ADCI | l | 7C | M(R(P)) +D +DF+DF, D | | IMMEDIATE | , , , , , , , , , , , , , , , , , , , , | | | R(P) +1→R(P) | | | SD | | F5 | M(R(X))-D+DF, D | | SUBTRACT D | SDI | | FD | M(R(P))-D→DF, D; R(P)+1→R(P) | | SUBTRACT D IMMEDIATE | SDB | | 75 | M(R(X))-D-(NOT DF)+DF, D | | SUBTRACT D WITH | 306 | | /3 | W(M(X))=0 (NOT 01 / 01 , 0 | | BORROW | 0001 | | 70 | M(R(P))-D-(NOT DF)+DF, D; | | SUBTRACT D WITH | SDBI | } | 7D . | | | BORROW, IMMEDIATE | | | | R(P) +1→R(P) | | SUBTRACT MEMORY | SM | | F7 | D-M(R(X))+DF, D | | SUBTRACT MEMORY | SMT | | FF | D-M(R(P))+DF, D; | | IMMEDIATE | | | | R(P) +1→R(P) | | SUBTRACT MEMORY WITH | SMB | | 77 | D-M(R(X))-(NOT DF)+DF, D | | BORROW | i | - | | | | SUBTRACT MEMORY WITH | SMBI | | 7F | D-M(R(P))-(NOT DF)+DF, D | | BORROW, IMMEDIATE | | } | | R(P) +1→R(P) | | BRANCH INSTRUCTIONS—SHO | BT BRAN | iCH | | | | | <del>,</del> | | 30 | M(R(P))+R(P).0 | | SHORT BRANCH | BR | 1 | 38 | R(P) +1→R(P) | | NO SHORT BRANCH | NBR | - 1 | 38 | R(F) TIPR(F) | | (SEE SKP) | | 1 | | | | SHORT BRANCH IF D=0 | BZ | | 32 | IF D=0, M(R(P))→R(P).0 | | | | ł | | ELSE R(P) +1→R(P) | | SHORT BRANCH IF | BNZ | | 3A | IF D NOT 0, M(R(P))+R(P).0 | | D NOT 0 | | | | ELSE R(P) +1→R(P) | | SHORT BRANCH IF DF=1 | BDF A | | 33♦ | IF DF=1, M(R(P))+R(P).0 | | SHORT BRANCH IF POS | BPZ | | | ELSE R(P) +1→R(P) | | | 0, 2 | | | | | OR ZERO | BGE \ | . | | | | SHORT BRANCH IF EQUAL | BUL , | ' 1 | | | | OR GREATER | DAIE ) | | 3B <sup>♦</sup> | IF DF=0, M(R(P))+R(P).0 | | SHORT BRANCH IF DF=0 | BNF | | 30 | ELSE R(P) +1-R(P) | | SHORT BRANCH IF MINUS | BM | | | ELSE H(F) +1-H(F) | | SHORT BRANCH IF LESS | BL ) | 1 | | | | SHORT BRANCH IF Q=1 | BQ | | 31 | IF Q=1, M(R(P))→R(P).0 | | | | 1 | | ELSE R(P) +1→R(P) | | SHORT BRANCH IF Q=0 | BNQ | l | 39 | IF Q=0, M(R(P))+R(P).0 | | | | - 1 | | ELSE R(P) +1→R(P) | | SHORT BRANCH IF EF1=1 | B1 | 1 | 34 | IF EF1=1, M(R(P))+R(P).0 | | (EF1 = VSS) | " | 1 | | ELSE R(P) +1→R(P) | | SHORT BRANCH IF EF1=0 | BN1 | i | 3C | IF EF1=0, M(R(P))+R(P).0 | | | 0.41 | | 00 | ELSE R(P) +1→R(P) | | (EF1 = V <sub>DD</sub> ) | D2 | 1 | 35 | IF EF2=1, M(R(P))+R(P).0 | | SHORT BRANCH IF EF2=1 | B2 | | 33 | ELSE R(P) +1→R(P) | | (EF2 = V <sub>SS</sub> ) | | | | | | SHORT BRANCH IF EF2=0 | BN2 | 1 | 3D | IF EF2=0, M(R(P))+R(P).0 | | (EF2 = VDD) | | 1 | | ELSE R(P) +1→R(P) | | SHORT BRANCH IF EF3=1 | B3 | 1 | 36 | IF EF3=1, M(R(P))+R(P).0 | | (EF3 = V <sub>SS</sub> ) | | - | | ELSE R(P) +1→R(P) | | SHORT BRANCH IF EF3=0 | BN3 | 1 | 3E | IF EF3=0, M(R(P))+R(P).0 | | (EF3 = V <sub>DD</sub> ) | | - 1 | | ELSE R(P) +1→R(P) | | SHORT BRANCH IF EF4=1 | B4 | | 37 | IF EF4=1, M(R(P))→R(P).0 | | | 54 | | ٠. | ELSE R(P) +1→R(P) | | (EF4 = V <sub>SS</sub> ) | DAIA | - | 3F | IF EF4=0, M(R(P))→R(P).0 | | SHORT BRANCH IF EF4=0 | BN4 | - | JF | ELSE R(P) +1-R(P) | | $\overline{(EF4} = V_{DD})$ | 1 | ļ | | | | SHORT BRANCH ON COUNTER | BCI | Į | 683E | IF CI = 1, M(R(P)) $\rightarrow$ R(P).0; 0 $\rightarrow$ C1 | | INTERRUPT | 1 | | | ELSE R(P) +1 →R(P) | | SHORT BRANCH ON EXTERNAL INTERRUPT | BXI | | 683F | $ FX = M(R(P)) \rightarrow R(P) 0$ $ E \subseteq P(P) +1 \rightarrow P(P) 0$ | | EATERNAL INTERNOFT | | | | ELSE R(P) +1→R(P) | NOTE: THIS INSTRUCTION IS ASSOCIATED WITH MORE THAN ONE MNEMONIC. EACH MNEMONIC IS INDIVIDUALLY LISTED. NOTE: THE ARITHMETIC OPERATIONS AND THE SHIFT INSTRUCTIONS ARE THE ONLY INSTRUCTIONS THAT CAN ALTER THE DF. AFTER AN ADD INSTRUCTION: DF = 1 DENOTES A CARRY HAS OCCURRED DF = 0 DENOTES A CARRY HAS NOT OCCURRED AFTER A SUBTRACT INSTRUCTION: DF = 1 DENOTES NO BORROW. D IS A TRUE POSITIVE NUMBER DF = 0 DENOTES A BORROW. D IS TWO'S DF = 0 DENOTES A BORROW. D IS TWO'S COMPLEMENT THE SYNTAX "=(NOT DF)" DENOTES THE THE SYNTAX "-(NOT DE)" DENOTES THE SUBTRACTION OF THE BORROW TABLE I - INSTRUCTION SUMMARY (CONT'D) | TABLET - INSTRUCTION SUMMARY (CONT'D) | | | | | | | | |---------------------------------------|------------|-----------------|-----------------------------------------------------|--|--|--|--| | INSTRUCTION | MNEMONIC | CODE | OPERATION | | | | | | BRANCH INSTRUCTIONS-LONG BRANCH | | | | | | | | | LONG BRANCH | LBR | CO | M(R(P))→R(P).1 | | | | | | | | | M(R(P) +1)+R(P).0 | | | | | | NO LONG BRANCH | NLBR | C8 <b>♦</b> | R(P) +2→R(P) | | | | | | (SEE LSKP) LONG BRANCH IF D=0 | LBZ | C2 | IE D-0 M/D/D/Y-D/D/ | | | | | | LONG BRANCH IF D-0 | LDZ | 1 62 | IF D=0, M(R(P))→R(P).1<br> M(R(P) +1)→R(P).0 | | | | | | | | | ELSE R(P) +2→R(P) | | | | | | LONG BRANCH IF D NOT 0 | LBNZ | CA | IF D NOT 0, M(R(P))→R(P),1 | | | | | | | · | | M(R(P) +1)→R(P).0 | | | | | | | | | ELSE R(P) +2→R(P) | | | | | | LONG BRANCH IF DF=1 | LBDF | C3 | IF DF=1, M(R(P))+R(P).1 | | | | | | | | | M(R(P) +1)→R(P).0<br>ELSE R(P) +2→R(P) | | | | | | LONG BRANCH IF DF=0 | LBNF | СВ | IF DF=0, M(R(P))+R(P).1 | | | | | | | 20141 | 00 | M(R(P) +1)→R(P).0 | | | | | | | | | ELSE R(P) +2→R(P) | | | | | | LONG BRANCH IF Q=1 | LBQ | C1 | IF Q=1, M(R(P))→R(P).1 | | | | | | | | | M(R(P) +1)→R(P).0 | | | | | | | | | ELSE R(P) +2→R(P) | | | | | | LONG BRANCH IF Q=0 | LBNQ | C9 | IF Q=0, M(R(P))→R(P).1 | | | | | | | | | M(R(P) +1)+R(P).0<br>ELSE R(P) +2→R(P) | | | | | | SKIP INSTRUCTIONS | | 1 | 1 CLSE R(F) 12 WV | | | | | | SHORT SKIP | SKP | 38● | R(P) +1→R(P) | | | | | | (SEE NBR) | 3101 | 30 | '((') 1 2 ((') | | | | | | LONG SKIP | LSKP | C8 <sup>♦</sup> | R(P) +2→R(P) | | | | | | (SEE NLBR) | | | | | | | | | LONG SKIP IF D=0 | LSZ | CE | IF D=0, R(P) +2→R(P) | | | | | | LONG SKIP IS DINOT O | 1 0017 | 00 | ELSE CONTINUE | | | | | | LONG SKIP IF D NOT 0 | LSNZ | C6 | IF D NOT 0, R(P) +2→R(P)<br>ELSE CONTINUE | | | | | | LONG SKIP IF DF=1 | LSDF | CF | IF DF=1. R(P) +2→R(P) | | | | | | | | | ELSE CONTINUE | | | | | | LONG SKIP IF DF=0 | LSNF | C7 | IF DF=0, R(P) +2→R(P) | | | | | | | | _ | ELSE CONTINUE | | | | | | LONG SKIP IF Q=1 | LSQ | CD | IF Q=1, R(P) +2→R(P) | | | | | | LONG SKIR IE O-0 | LSNQ | C5 | ELSE CONTINUE<br>IF Q=0, R(P) +2 $\rightarrow$ R(P) | | | | | | LONG SKIP IF Q=0 | LSING | Co | ELSE CONTINUE | | | | | | LONG SKIP IF IE=1 | LSIE | CC | IF IE=1, R(P) +2→R(P) | | | | | | | | | ELSE CONTINUE | | | | | | CONTROL INSTRUCTIONS | | | | | | | | | IDLE | IDL | 00 <sup>#</sup> | WAIT FOR DMA OR | | | | | | | | | INTERRUPT; M(R(0))+BUS | | | | | | NO OPERATION | NOP | C4 | CONTINUE | | | | | | SET P | SEP | DN<br>EN | N·P<br>N·X | | | | | | SET X<br>SET Q | SEX<br>SEQ | EN<br>7B | 1÷Q | | | | | | RESET Q | REQ | 7A | o-a | | | | | | PUSH X.P TO STACK | MARK | 79 | (X,P)+T; (X,P)+M(R(2)) | | | | | | , | | | THEN P+X; R(2)-1→R(2) | | | | | | ENABLE TOGGLE Q | ETQ | 6809 <b>**</b> | COUNTER = 01 AND | | | | | | | | | COUNTER CLOCK ≠ = Q→Q | | | | | <sup>&</sup>quot;ETQ cleared by LDC, reset of CPU, or BCI • (CI = 1). <sup>#</sup>An idle instruction initiates a repeating S1 cycle. The processor will continue to idle until an I/O request (INTERRUPT, DMA-IN, or DMA-OUT) is activated. When the request is acknowledged, the IDLE cycle is terminated and the I/O request is serviced, and then normal operation is resumed. <sup>♦</sup>NOTE THIS INSTRUCTION IS ASSOCIATED WITH MORE THAN ONE MNEMONIC EACH MNEMONIC IS INDIVIDUALLY LISTED. ### TABLE I - INSTRUCTION SUMMARY (CONT'D) | INSTRUCTION | MNEMONIC | OP<br>CODE | OPERATION | | | | | | |-------------------------|----------|------------|-------------------------------------------------------------|--|--|--|--|--| | COUNTER INSTRUCTIONS | | | | | | | | | | LOAD COUNTER | LDC | 6806 | D→COUNTER | | | | | | | GET COUNTER | GEC | 6808 | COUNTER→D | | | | | | | STOP COUNTER | STPC | 6800 | 0→COUNTER CLOCK | | | | | | | DECREMENT COUNTER | DTC | 6801 | COUNTER - 1→COUNTER | | | | | | | SET TIMER MODE AND | DIC | 0001 | COUNTER | | | | | | | START | STM | 6807 | TPA÷32→COUNTER CLOCK | | | | | | | SET COUNTER MODE 1 AND | STIVI | 0007 | TPA: 32 FCOONTEN CLOCK | | | | | | | | CCM1 | CODE | EF1→COUNTER CLOCK | | | | | | | START | SCM1 | 6805 | EF 1-COUNTER CLOCK | | | | | | | SET COUNTER MODE 2 AND | | 0000 | FED. COLINITED OF COK | | | | | | | START | SCM2 | 6803 | EF2→COUNTER CLOCK | | | | | | | SET PULSE WIDTH MODE 1, | SPM1 | 6804 | TPA•EF1→COUNTER CLOCK; | | | | | | | START | | | EF1_F STOPS COUNT | | | | | | | SET PULSE WIDTH MODE 2, | SPM2 | 6802 | TPA • EF2 → COUNTER CLOCK; | | | | | | | START | | | EF2 STOPS COUNT | | | | | | | INTERRUPT CONTROL | | | | | | | | | | EXTERNAL INTERRUPT | | I | | | | | | | | ENABLE | XIE | 680A | 1→XIE | | | | | | | EXTERNAL INTERRUPT | ^\'- | 0007. | / / | | | | | | | DISABLE | XID | 680B | 0→XIE | | | | | | | COUNTER INTERRUPT | 1 ^16 | 0000 | O AIL | | | | | | | · 2 | CIF | conc | 1.015 | | | | | | | ENABLE | CIE | 680C | 1→CIE | | | | | | | COUNTER INTERRUPT | 0.0 | 2005 | 0.015 | | | | | | | DISABLE | CID | 680D | 0→CIE | | | | | | | RETURN | RET | 70 | $M(R(X))\rightarrow X,P;$ | | | | | | | | 1 | | $R(X)+1\rightarrow R(X); 1\rightarrow IE$ | | | | | | | DISABLE | DIS | 71 | $M(R(X))\rightarrow X,P;$ | | | | | | | | | | $R(X)+1\rightarrow R(X);0\rightarrow IE$ | | | | | | | SAVE | SAV | 78 | T→M(R(X)) | | | | | | | INPUT-OUTPUT BYTE TRAI | NSFER | | | | | | | | | OUTPUT 1 | OUT 1 | 61 | $M(R(X))\rightarrow BUS;R(X)+1\rightarrow R(X);N LINES=1$ | | | | | | | OUTPUT 2 | OUT 2 | 62 | $M(R(X))\rightarrow BUS; R(X)+1\rightarrow R(X); N LINES=2$ | | | | | | | OUTPUT 3 | OUT 3 | 63 | $M(R(X))\rightarrow BUS; R(X)+1\rightarrow R(X); N LINES=3$ | | | | | | | OUTPUT 4 | OUT 4 | 64 | $M(R(X))\rightarrow BUS; R(X)+1\rightarrow R(X); N LINES=4$ | | | | | | | OUTPUT 5 | OUT 5 | 65 | $M(R(X))\rightarrow BUS; R(X)+1\rightarrow R(X); N LINES=5$ | | | | | | | OUTPUT 6 | OUT 6 | 66 | $M(R(X))\rightarrow BUS;R(X)+1\rightarrow R(X);N LINES=6$ | | | | | | | OUTPUT 7 | OUT 7 | 67 | $M(R(X))\rightarrow BUS; R(X)+1\rightarrow R(X); N LINES=7$ | | | | | | | INPUT 1 | INP 1 | 69 | BUS+M(R(X)); BUS+D; N LINES = 1 | | | | | | | INPUT 2 | INP 2 | 6A | BUS+M(R(X)); BUS+D; N LINES = 2 | | | | | | | INPUT 3 | INP 3 | 6B | BUS+M(R(X)); BUS+D; N LINES = 3 | | | | | | | INPUT 4 | INP 4 | 6C | BUS+M(R(X)); BUS+D; N LINES = 4 | | | | | | | INPUT 5 | INP 5 | 6D | BUS+M(R(X)); BUS+D; N LINES = 5 | | | | | | | INPUT 6 | INP 6 | 6E | BUS+M(R(X)); BUS+D; N LINES = 6 | | | | | | | INPUT 7 | INP 7 | 6F | BUS+M(R(X)); BUS+D; N LINES = 7 | | | | | | | CALL AND RETURN | 1 0001 | COOM | [P(N) 0 ->M/P(Y)); | | | | | | | STANDARD CALL | SCAL | 688N | $R(N).0 \rightarrow M(R(X));$ | | | | | | | | | | $R(N).1 \rightarrow M(R(X)-1);$ | | | | | | | | | 1 | $R(X)-2\rightarrow R(X); R(P)\rightarrow$ | | | | | | | | | | $R(N)$ ; THEN $M(R(N)) \rightarrow$ | | | | | | | | | | $R(P).1; M(R(N)+1)\rightarrow R(P).0;$ | | | | | | | | | | R(N)+2→R(N) | | | | | | | STANDARD RETURN | SRET | 689N | R(N)-R(P); M(R(X)+1) | | | | | | | | | | $\rightarrow$ R(N).1; M(R(X)+2) $\rightarrow$ | | | | | | | | | | $R(N).0; R(X)+2\rightarrow R(X)$ | | | | | | | | | | | | | | | | Long-Branch, Long-Skip and No Op instructions require three cycles to complete (1 fetch + 2 execute). Long-Branch instructions are three bytes long. The first byte specifies the condition to be tested; and the second and third byte, the branching address. The long-branch instructions can: - a) Branch unconditionally - b) Test for D=0 or D≠0 - c) Test for DF=0 or DF=1 - d) Test for Q=0 or Q=1 - e) effect an unconditional no branch If the tested condition is met, then branching takes place; the branching address bytes are loaded in the high-and-low-order bytes of the current program counter, respectively. This operation effects a branch to any memory location. If the tested condition is not met, the branching address bytes are skipped over, and the next instruction in sequence is fetched and executed. This operation is taken for the case of unconditional no branch (NLBR). 2. The short-branch instructions are two or three bytes long. The first byte specifies the condition to be tested, and the second specifies the branching address, except for the branches on interrupt. For those, the first two bytes specify the condition to be tested and the third byte specifies the branching address. The short-branch instruction can: - a) Branch unconditionally - b) Test for D=0 or D≠0 - c) Test for DF=0 or DF=1 - d) Test for Q=0 or Q=1 - e) Test the status (1 or 0) of the four EF flags - f) Effect an unconditional no branch - g) Test for interrupts If the tested condition is met, then branching takes place; the branching address byte is loaded into the low-order byte position of the current program counter. This effects a branch within the current 256-byte page of the memory, i.e., the page which holds the branching address. If the tested condition is not met, the branching address byte is skipped over, and the next instruction in sequence is fetched and executed. This same action is taken in the case of unconditional no branch (NBR). 3. The skip instructions are one byte long. There is one Unconditional Short-Skip (SKP) and eight Long-Skip instructions. The Unconditional Short-Skip instruction takes 2 cycles to complete (1 fetch + 1 execute). Its action is to skip over the byte following it. Then the next instruction in sequence is fetched and executed. This SKP instruction is identical to the unconditional no-branch instruction (NBR) except that the skipped-over byte is not considered part of the program. The Long-Skip instructions take three cycles to complete (1 fetch + 2 execute). They can: - a) Skip unconditionally - b) Test for D=0 or D≠0 - d) Test for Q=0 or Q=1 - c) Test for DF=0 or DF=1 - e) Test for IE=1 If the tested condition is met, then Long Skip takes place; the current program counter is incremented twice. Thus two bytes are skipped over and the next instruction in sequence is fetched and executed. If the tested condition is not met, then no action is taken. Execution is continued by fetching the next instruction in sequence. 4. Instructions 6800 through 680D, 683E, and 683F take 3 machine cycles; 68BN takes 4 machine cycles; 686N, 68AN, and 68CN take 5 machine cycles; 688N takes 10 machine cycles; and 689N takes 8 machine cycles. In all cases, the first two cycles are fetches and subsequent cycles are executes. The first byte (68) of these two byte op codes is used to generate the second fetch, the second byte is then interpreted differently than the same code without the 68 prefix. DMA and INT requests are not serviced until the end of the last execute cycle. #### SIGNAL DESCRIPTIONS BUS 0 to BUS 7 (Data Bus) NO to N2 (1/O Lines) 8-bit bi-directional DATA BUS lines. These lines are used for transferring data between the memory, the microprocessor, and I/O devices. Activated by an I/O instruction to signal the I/O control logic of a data transfer between memory and I/O interface. These lines can be used to issue command codes or device selection codes to the I/O devices (independently or combined with the memory byte on the data bus when an I/O instruction is being executed). The N bits are low at all times except when an I/O instruction is being executed. During this time their state is the same as the corresponding bits in the N register. The direction of data flow is defined in the I/O instruction by bit N3 (internally) and is indicated by the level of the MRD signal. MRD = VDD: Data from I/O to CPU and Memory $\overline{MRD} = V_{SS}$ : Data from Memory to I/O EF1 to EF4 (4 Flags) These inputs enable the I/O controllers to transfer status information to the processor. The levels can be tested by the conditional branch instructions. They can be used in conjunction with the INTERRUPT request line to establish interrupt priorities. These flags can also be used by I/O devices to "call the attention" of the processor, in which case the program must routinely test the status of these flag(s). The flag(s) are sampled at the beginning of every S1 cycle. INTERRUPT, DMA-IN, DMA-OUT (3 I/O Requests) These inputs are sampled by the CDP1804 during the interval in the middle of TPB. Interrupt Action: X and P are stored in T after executing current instruction; designator X is set to 2; designator P is set to 1; interrupt enable is reset to 0 (inhibit); and instruction execution is resumed. The interrupt action requires one machine cycle (S3). DMA Action: Finish executing current instruction; R(0) points to memory area for data transfer; data is loaded into or read out of memory; and increment R(0). **Note:** In the event of concurrent DMA and INTERRUPT requests, DMA-IN has priority followed by DMA-OUT and then INTERRUPT. SCO, SC1, (2 State Code Lines) These outputs indicate that the CPU is: 1 fetching an instruction, or 2) executing an instruction, or 3) processing a DMA request, or 4) acknowledging an interrupt request. The levels of state code are tabulated below. All states are valid at TPA. H = VDD, L = VSS. | C T | State Co | de Lines | |----------------|----------|----------| | State Type | SC1 | SC0 | | SO (Fetch) | L | L | | S1 (Execute) | L | Н | | S2 (DMA) | Н | L | | S3 (Interrupt) | Н | Н | TPA, TPB (2 Timing Pulses) Positive pulses that occur once in each machine cycle (TPB follows TPA). They are used by I/O controllers to interpret codes and to time interaction with the data bus. The trailing edge of TPA is used by the memory system to latch the higher-order byte of the 16-bit memory address. MA0 to MA7 (8 Memory Address Lines) The higher-order byte of a 16-bit COSMAC memory address appears on the memory address lines MAO-7 first. Those bits required by the memory system can be strobed into external address latches by timing pulse TPA. The low-order byte of the 16-bit address appears on the address lines, 1/2 cycle after the termination of TPA. Latching of all 8 higher-order address bits would permit a memory system of 64K bytes. MWR (Write Pulse) A negative pulse appearing in a memory-write cycle, after the address lines have stabilized. MRD (Read Level) A low level on MRD indicates a memory read cycle. It can be used to control three-state outputs from the addressed memory which may have a common data input and output bus. If a memory does not have a three-state high-impedance output, MRD is useful for driving memory/bus separator gates. It is also used to indicate the direction of data transfer during an I/O instruction. For additional information see Table I. Q Single bit output from the CPU which can be set or reset under program control. During SEQ or REQ instruction execution, Q is set or reset between the trailing edge of TPA and the leading edge of TPB. CLOCK Input for externally generated single-phase clock. A typical clock frequency is 4 MHz at VDD = 5 volts. The clock is counted down internally to 8 clock pulses per machine cycle. XTAL Connection to be used with clock input terminal, for an external crystal, or RC network if the on-chip oscillator is utilized. The crystal is connected between terminals 1 and 39 (CLOCK and XTAL) in parallel with a resistance (10 megohms typ.). Frequency trimming capacitors may be required at terminals 1 and 39. For additional information on crystal oscillators, see ICAN-6565. A typical RC oscillator is shown in Fig. 4. The frequency is approximately 0.25/RC. Fig. 4 - RC network for oscillator WAIT, CLEAR (2 Control Lines) Provide four control modes as listed in the following truth table: | CLEAR | WAIT | MODE | |-------|------|-------| | L | L | Test | | L | H | Reset | | н | L | Pause | | н | н | Run | The function of the modes are defined as follows: #### Test Disables internal ROM and RAM, so that all memory references are to external memory. This mode is equivalent to the RUN mode in all other respects. #### Reset Registers I, N, Q, and prescaler are reset. IE, XIE, and CIE are set and 0's (VSS) are placed on the data bus. TPA and TPB are suppressed while reset is held and the CPU is placed in S1. The first machine cycle after termination of reset is an initialization cycle which requires 9 clock pulses. During this cycle the CPU remains in S1, X, P>T, and then registers X, P, and R(0) are reset. Interrupt and DMA servicing are suppressed during the initialization cycle. The next cycle is an S0 or an S2 but never an S1 or S3. With the use of a 71 instruction followed by 00 at memory locations 0000 and 0001, this feature may be used to reset IE, so as to preclude interrupts until ready for them. Power-up reset-run can be realized by connecting an RC network to CLEAR. #### **Pause** Stops the internal CPU timing generator, freezing the state of the processor. Pause can occur at two points in a machine cycle, on the low-to-high transition of either TPA or TPB. The oscillator continues to run but subsequent clock transitions are ignored (see Fig. 5). If Pause is entered while in the event counter mode, the appropriate E Flag transitions will continue to decrement the counter. #### Run May be initiated from the Pause or Reset mode functions. If initiated from Pause, the CPU resumes operation at the point it left off. If paused at TPA, it will resume on the first high-to-low clock transition, while if paused at TPB, it will resume on the first low-to-high clock transition (see Fig. 5). When initiated from the Reset operation, the first machine cycle following Reset is always the initialization cycle. The initialization cycle is then followed by a DMA (S2) cycle or fetch (S0) from location 0000 in memory. This signal line is used for external memory expansion. It is low when external memory is being addressed and high at all other times. It is initiated 1.5 clock periods after TPA (at which time all addresses are stable) and terminates at the end of the cycle. Use of EMS for memory selection allows 3.5 clock cycles for data access. VSS is the most negative supply voltage terminal and is normally connected to ground. VDD is the positive supply voltage terminal. All outputs swing from VSS to VDD. The recommended input voltage swing is from VSS to VDD. **EMS** VDD, VSS Fig. 6 - State transition diagram. #### **STATE TRANSITIONS** The CDP1804 state transitions are shown in Fig. 6. Each machine cycle requires the same period of time, 8 clock pulses, except the initialization cycle (INIT) which requires 9 clock pulses. The execution of an instruction requires either 2 or 3 machine cycles. S2 is the response to a DMA request and S3 is the interrupt response.